ANALYSIS OF STATIC NOISE MARGIN FOR NOVEL POWER GATED SRAM

Kumar, Balotia Suresh and Joshi, Amit Mahesh (2016) ANALYSIS OF STATIC NOISE MARGIN FOR NOVEL POWER GATED SRAM. ICTACT Journal on Microelectronics, 2 (3). pp. 265-268. ISSN 23951672

[thumbnail of IJME_V2_I3_paper_2_265_268.pdf] Text
IJME_V2_I3_paper_2_265_268.pdf - Published Version

Download (160kB)

Abstract

Data stability is one of the important parameter of SRAM with scaling of CMOS technology. However the move to nanometer technology not only nodes has increased, but the variability in device characteristics has also increased due to large process variations. Static random access memory (SRAM) is a popular component which is used in modern microprocessors and occupies a considerable chip area. It is useful to store the data as well as read and write operation. The performance of SRAM circuit is measured with data stability and read-write SNM (Static Noise Margin). A novel power gated SRAM cell is presented in this paper with enhanced data stability and reduced leakage power. The data becomes completely isolated form bit line during read operation in new power gated SRAM. The SNM of the new power gated cell is thereby increased by 2 times in comparison to a conventional six transistor (6T) SRAM cell. The paper also covers the comparative analysis and simulation of both SRAM cell on the basis of Read Noise Margin and Write Noise Margin. The novel power gated SRAM cell has larger read and write SNM as compared to conventional 6T SRAM cell at different technologies. All results are carried out on 45nm, 32nm and 22nm CMOS technology using HSPICE simulation tool.

Item Type: Article
Subjects: Journal Eprints > Multidisciplinary
Depositing User: Managing Editor
Date Deposited: 13 Oct 2023 04:07
Last Modified: 13 Oct 2023 04:07
URI: http://repository.journal4submission.com/id/eprint/2437

Actions (login required)

View Item
View Item